| 31 30 25            | 24 21   | 20     | 19  | 15   | 14 1   | 2 11 | 8                     | 7       | 6   | 0   |        |
|---------------------|---------|--------|-----|------|--------|------|-----------------------|---------|-----|-----|--------|
| funct7              | rs2     |        | rs1 |      | funct3 |      | $^{\mathrm{rd}}$      |         | opc | ode | R-type |
|                     |         |        |     |      |        |      |                       |         |     |     |        |
| imm[1               | 1:0]    |        | rs1 |      | funct3 |      | $_{ m rd}$            |         | opc | ode | I-type |
|                     |         |        |     |      |        |      |                       |         |     |     |        |
| imm[11:5]           | rs2     |        | rs1 |      | funct3 |      | $\operatorname{imm}[$ | 4:0]    | opc | ode | S-type |
|                     |         |        |     |      |        |      |                       |         |     |     |        |
| imm[12] $imm[10:5]$ | rs2     |        | rs1 |      | funct3 | imm[ | 4:1]                  | imm[11] | opc | ode | B-type |
|                     |         |        |     |      |        |      |                       |         |     |     |        |
|                     | imm[31: | 12]    |     |      |        |      | $^{\mathrm{rd}}$      |         | opc | ode | U-type |
|                     |         |        |     |      |        |      |                       |         |     |     |        |
| imm[20] $imm[1]$    | 0:1] ii | nm[11] | imn | n[19 | ):12]  |      | $^{\mathrm{rd}}$      |         | opc | ode | J-type |

### Integer Register-Immediate Instructions

| 31  | 2              | 20 19                | 15 14     | 12 11     | 7 6    | 0 |
|-----|----------------|----------------------|-----------|-----------|--------|---|
|     | imm[11:0]      | rs1                  | funct3    | rd        | opcode |   |
|     | 12             | 5                    | 3         | 5         | 7      |   |
| I-i | mmediate[11:0] | $\operatorname{src}$ | ADDI/SLTI | [U] dest  | OP-IMM |   |
| I-i | mmediate[11:0] | $\operatorname{src}$ | ANDI/ORI/ | XORI dest | OP-IMM |   |

ADDI adds the sign-extended 12-bit immediate to register rs1. Arithmetic overflow is ignored and the result is simply the low XLEN bits of the result. ADDI rd, rs1,  $\theta$  is used to implement the MV rd, rs1 assembler pseudoinstruction.

ANDI, ORI, XORI are logical operations that perform bitwise AND, OR, and XOR on register rs1 and the sign-extended 12-bit immediate and place the result in rd. Note, XORI rd, rs1, -1 performs a bitwise logical inversion of register rs1 (assembler pseudoinstruction NOT rd, rs).

| 31                 | 12 11                 | 7 6 0                  |
|--------------------|-----------------------|------------------------|
| imm[31:12]         | $\operatorname{rd}$   | opcode                 |
| 20                 | 5                     | 7                      |
| U-immediate[31:12] | dest                  | LUI                    |
| U-immediate[31:12] | $\operatorname{dest}$ | $\operatorname{AUIPC}$ |

LUI (load upper immediate) is used to build 32-bit constants and uses the U-type format. LUI places the U-immediate value in the top 20 bits of the destination register rd, filling in the lowest 12 bits with zeros.

AUIPC (add upper immediate to pc) is used to build pc-relative addresses and uses the U-type format. AUIPC forms a 32-bit offset from the 20-bit U-immediate, filling in the lowest 12 bits with zeros, adds this offset to the address of the AUIPC instruction, then places the result in register rd.

The AUIPC instruction supports two-instruction sequences to access arbitrary offsets from the PC for both control-flow transfers and data accesses. The combination of an AUIPC and the 12-bit immediate in a JALR can transfer control to any 32-bit PC-relative address, while an AUIPC plus the 12-bit immediate offset in regular load or store instructions can access any 32-bit PC-relative data address.

RV32I defines several arithmetic R-type operations. All operations read the rs1 and rs2 registers as source operands and write the result into register rd. The funct7 and funct3 fields select the type of operation.

|   | 31      | 25 | 24 2            | 20 19 | 15 14 | . 1        | 2 11    | 7 6 | 3      | 0 |
|---|---------|----|-----------------|-------|-------|------------|---------|-----|--------|---|
|   | funct7  |    | rs2             | rs1   |       | funct3     | rd      |     | opcode |   |
| _ | 7       |    | 5               | 5     |       | 3          | 5       |     | 7      |   |
|   | 0000000 |    | $\mathrm{src}2$ | src1  | AI    | OD/SLT/SLT | TU dest | t   | OP     |   |
|   | 0000000 |    | $\mathrm{src}2$ | src1  | Al    | ND/OR/XOI  | R dest  | t   | OP     |   |
|   | 0000000 |    | $\mathrm{src}2$ | src1  |       | SLL/SRL    | dest    | t   | OP     |   |
|   | 0100000 |    | $\mathrm{src}2$ | src1  |       | SUB/SRA    | dest    | t   | OP     |   |

ADD performs the addition of rs1 and rs2. SUB performs the subtraction of rs2 from rs1. Overflows are ignored and the low XLEN bits of results are written to the destination rd. SLT and SLTU perform signed and unsigned compares respectively, writing 1 to rd if rs1 < rs2, 0 otherwise. Note, SLTU rd, x0, rs2 sets rd to 1 if rs2 is not equal to zero, otherwise sets rd to zero (assembler pseudoinstruction SNEZ rd, rs). AND, OR, and XOR perform bitwise logical operations.

SLL, SRL, and SRA perform logical left, logical right, and arithmetic right shifts on the value in register rs1 by the shift amount held in the lower 5 bits of register rs2.

#### Unconditional Jumps

The jump and link (JAL) instruction uses the J-type format, where the J-immediate encodes a signed offset in multiples of 2 bytes. The offset is sign-extended and added to the address of the jump instruction to form the jump target address. Jumps can therefore target a  $\pm 1 \,\mathrm{MiB}$  range. JAL stores the address of the instruction following the jump (pc+4) into register rd. The standard software calling convention uses x1 as the return address register and x5 as an alternate link register.

The alternate link register supports calling millicode routines (e.g., those to save and restore registers in compressed code) while preserving the regular return address register. The register x5 was chosen as the alternate link register as it maps to a temporary in the standard calling convention, and has an encoding that is only one bit different than the regular link register.

Plain unconditional jumps (assembler pseudoinstruction J) are encoded as a JAL with rd=x0.

| 31      | 30 |           | 21   | 20      | 19 12      | 2 11 7                | 6           | 0 |
|---------|----|-----------|------|---------|------------|-----------------------|-------------|---|
| imm[20] |    | imm[10:1] |      | imm[11] | imm[19:12] | rd                    | opcode      |   |
| 1       |    | 10        |      | 1       | 8          | 5                     | 7           |   |
|         |    | offset[   | 20:1 | .]      |            | $\operatorname{dest}$ | $_{ m JAL}$ |   |

The indirect jump instruction JALR (jump and link register) uses the I-type encoding. The target address is obtained by adding the sign-extended 12-bit I-immediate to the register rs1, then setting the least-significant bit of the result to zero. The address of the instruction following the jump (pc+4) is written to register rd. Register x0 can be used as the destination if the result is not required.

| 31           | 20 19 15 | 5 14 12 | 11 7                  | 6 0    |
|--------------|----------|---------|-----------------------|--------|
| imm[11:0]    | rs1      | funct3  | $_{ m rd}$            | opcode |
| 12           | 5        | 3       | 5                     | 7      |
| offset[11:0] | base     | 0       | $\operatorname{dest}$ | JALR   |

The unconditional jump instructions all use PC-relative addressing to help support position-independent code. The JALR instruction was defined to enable a two-instruction sequence to jump anywhere in a 32-bit absolute address range. A LUI instruction can first load rs1 with the upper 20 bits of a target address, then JALR can add in the lower bits. Similarly, AUIPC then JALR can jump anywhere in a 32-bit pc-relative address range.

Note that the JALR instruction does not treat the 12-bit immediate as multiples of 2 bytes, unlike the conditional branch instructions. This avoids one more immediate format in hardware.

In practice, most uses of JALR will have either a zero immediate or be paired with a LUI or AUIPC, so the slight reduction in range is not significant.

Clearing the least-significant bit when calculating the JALR target address both simplifies the hardware slightly and allows the low bit of function pointers to be used to store auxiliary information. Although there is potentially a slight loss of error checking in this case, in practice jumps to an incorrect instruction address will usually quickly raise an exception.

When used with a base rs1=x0, JALR can be used to implement a single instruction subroutine call to the lowest 2 KiB or highest 2 KiB address region from anywhere in the address space, which could be used to implement fast calls to a small runtime library. Alternatively, an ABI could dedicate a general-purpose register to point to a library elsewhere in the address space.

The JAL and JALR instructions will generate an instruction-address-misaligned exception if the target address is not aligned to a four-byte boundary.

Instruction-address-misaligned exceptions are not possible on machines that support extensions with 16-bit aligned instructions, such as the compressed instruction-set extension, C.

Return-address prediction stacks are a common feature of high-performance instruction-fetch units, but require accurate detection of instructions used for procedure calls and returns to be effective. For RISC-V, hints as to the instructions' usage are encoded implicitly via the register numbers used. A JAL instruction should push the return address onto a return-address stack (RAS) only when rd=x1/x5. JALR instructions should push/pop a RAS as shown in the Table 2.1.

| rd    | rs1   | rs1=rd | RAS action     |
|-------|-------|--------|----------------|
| !link | !link | -      | none           |
| !link | link  | -      | pop            |
| link  | !link | -      | push           |
| link  | link  | 0      | pop, then push |
| link  | link  | 1      | push           |

Table 2.1: Return-address stack prediction hints encoded in register specifiers used in the instruction. In the above, link is true when the register is either x1 or x5.

Some other ISAs added explicit hint bits to their indirect-jump instructions to guide returnaddress stack manipulation. We use implicit hinting tied to register numbers and the calling convention to reduce the encoding space used for these hints.

When two different link registers (x1 and x5) are given as rs1 and rd, then the RAS is both popped and pushed to support coroutines. If rs1 and rd are the same link register (either x1 or x5), the RAS is only pushed to enable macro-op fusion of the sequences: lui ra, imm20; jalr ra, imm12(ra) and auipc ra, imm20; jalr ra, imm12(ra)

#### Conditional Branches

All branch instructions use the B-type instruction format. The 12-bit B-immediate encodes signed offsets in multiples of 2 bytes. The offset is sign-extended and added to the address of the branch instruction to give the target address. The conditional branch range is  $\pm 4 \,\mathrm{KiB}$ .

| 31      | 30 25     | 24 20           | 19 15                 | 14 12   | 11 8      | 7       | 6      | 0 |
|---------|-----------|-----------------|-----------------------|---------|-----------|---------|--------|---|
| imm[12] | imm[10:5] | rs2             | rs1                   | funct3  | imm[4:1]  | imm[11] | opcode |   |
| 1       | 6         | 5               | 5                     | 3       | 4         | 1       | 7      |   |
| offset  | [12 10:5] | src2            | $\operatorname{src}1$ | BEQ/BNE | offset[1] | 1 4:1]  | BRANCH |   |
| offset  | [12 10:5] | src2            | $\operatorname{src}1$ | BLT[U]  | offset[1] | 1[4:1]  | BRANCH |   |
| offset  | [12 10:5] | $\mathrm{src}2$ | $\operatorname{src}1$ | BGE[U]  | offset[1] | 1 4:1]  | BRANCH |   |

Branch instructions compare two registers. BEQ and BNE take the branch if registers rs1 and rs2 are equal or unequal respectively. BLT and BLTU take the branch if rs1 is less than rs2, using signed and unsigned comparison respectively. BGE and BGEU take the branch if rs1 is greater than or equal to rs2, using signed and unsigned comparison respectively. Note, BGT, BGTU, BLE, and BLEU can be synthesized by reversing the operands to BLT, BLTU, BGE, and BGEU, respectively.

Signed array bounds may be checked with a single BLTU instruction, since any negative index will compare greater than any nonnegative bound.

Software should be optimized such that the sequential code path is the most common path, with less-frequently taken code paths placed out of line. Software should also assume that backward branches will be predicted taken and forward branches as not taken, at least the first time they are encountered. Dynamic predictors should quickly learn any predictable branch behavior.

Unlike some other architectures, the RISC-V jump (JAL with rd=x0) instruction should always be used for unconditional branches instead of a conditional branch instruction with an alwaystrue condition. RISC-V jumps are also PC-relative and support a much wider offset range than branches, and will not pollute conditional-branch prediction tables.

The conditional branches were designed to include arithmetic comparison operations between two registers (as also done in PA-RISC, Xtensa, and MIPS R6), rather than use condition codes (x86, ARM, SPARC, PowerPC), or to only compare one register against zero (Alpha, MIPS), or two registers only for equality (MIPS). This design was motivated by the observation that a combined compare-and-branch instruction fits into a regular pipeline, avoids additional condition code state or use of a temporary register, and reduces static code size and dynamic instruction fetch traffic. Another point is that comparisons against zero require non-trivial circuit delay (especially after the move to static logic in advanced processes) and so are almost as expensive as arithmetic magnitude compares. Another advantage of a fused compare-and-branch instruction is that branches are observed earlier in the front-end instruction stream, and so can be predicted earlier. There is perhaps an advantage to a design with condition codes in the case where multiple branches can be taken based on the same condition codes, but we believe this case to be relatively rare.

We considered but did not include static branch hints in the instruction encoding. These can reduce the pressure on dynamic predictors, but require more instruction encoding space and software profiling for best results, and can result in poor performance if production runs do not match profiling runs.

We considered but did not include conditional moves or predicated instructions, which can effectively replace unpredictable short forward branches. Conditional moves are the simpler of the two, but are difficult to use with conditional code that might cause exceptions (memory accesses and floating-point operations). Predication adds additional flag state to a system, additional instructions to set and clear flags, and additional encoding overhead on every instruction.

Both conditional move and predicated instructions add complexity to out-of-order microarchitectures, adding an implicit third source operand due to the need to copy the original value of the destination architectural register into the renamed destination physical register if the predicate is false. Also, static compile-time decisions to use predication instead of branches can result in lower performance on inputs not included in the compiler training set, especially given that unpredictable branches are rare, and becoming rarer as branch prediction techniques improve.

We note that various microarchitectural techniques exist to dynamically convert unpredictable short forward branches into internally predicated code to avoid the cost of flushing pipelines on a branch mispredict [6, 10, 9] and have been implemented in commercial processors [17]. The simplest techniques just reduce the penalty of recovering from a mispredicted short forward branch by only flushing instructions in the branch shadow instead of the entire fetch pipeline, or by fetching instructions from both sides using wide instruction fetch or idle instruction fetch slots. More complex techniques for out-of-order cores add internal predicates on instructions in the branch shadow, with the internal predicate value written by the branch instruction, allowing the branch and following instructions to be executed speculatively and out-of-order with respect to other code [17].

The conditional branch instructions will generate an instruction-address-misaligned exception if the target address is not aligned to a four-byte boundary and the branch condition evaluates to true. If the branch condition evaluates to false, the instruction-address-misaligned exception will not be raised.

Instruction-address-misaligned exceptions are not possible on machines that support extensions with 16-bit aligned instructions, such as the compressed instruction-set extension, C.

## 2.6 Load and Store Instructions

RV32I is a load-store architecture, where only load and store instructions access memory and arithmetic instructions only operate on CPU registers. RV32I provides a 32-bit address space that is byte-addressed and little-endian. The EEI will define what portions of the address space are legal to access with which instructions (e.g., some addresses might be read only, or support word access only). Loads with a destination of x0 must still raise any exceptions and cause any other side effects even though the load value is discarded.



| 31           | 25 | 24 20                | 19   | 15 | 14 12  | 11          | 7 6    | 0 |
|--------------|----|----------------------|------|----|--------|-------------|--------|---|
| imm[11:5]    |    | rs2                  | rs1  |    | funct3 | imm[4:0]    | opcode |   |
| 7            |    | 5                    | 5    |    | 3      | 5           | 7      |   |
| offset[11:5] |    | $\operatorname{src}$ | base |    | width  | offset[4:0] | STORE  |   |

Load and store instructions transfer a value between the registers and memory. Loads are encoded in the I-type format and stores are S-type. The effective byte address is obtained by adding register

rs1 to the sign-extended 12-bit offset. Loads copy a value from memory to register rd. Stores copy the value in register rs2 to memory.

The LW instruction loads a 32-bit value from memory into rd. LH loads a 16-bit value from memory, then sign-extends to 32-bits before storing in rd. LHU loads a 16-bit value from memory but then zero extends to 32-bits before storing in rd. LB and LBU are defined analogously for 8-bit values. The SW, SH, and SB instructions store 32-bit, 16-bit, and 8-bit values from the low bits of register rs2 to memory.

Regardless of EEI, loads and stores whose effective addresses are naturally aligned shall not raise an address-misaligned exception. Loads and stores where the effective address is not naturally aligned to the referenced datatype (i.e., on a four-byte boundary for 32-bit accesses, and a two-byte boundary for 16-bit accesses) have behavior dependent on the EEI.

An EEI may guarantee that misaligned loads and stores are fully supported, and so the software running inside the execution environment will never experience a contained or fatal address-misaligned trap. In this case, the misaligned loads and stores can be handled in hardware, or via an invisible trap into the execution environment implementation, or possibly a combination of hardware and invisible trap depending on address.

An EEI may not guarantee misaligned loads and stores are handled invisibly. In this case, loads and stores that are not naturally aligned may either complete execution successfully or raise an exception. The exception raised can be either an address-misaligned exception or an access exception. For a memory access that would otherwise be able to complete except for the misalignment, an access exception can be raised instead of an address-misaligned exception if the misaligned access should not be emulated, e.g., if accesses to the memory region have side effects. When an EEI does not guarantee misaligned loads and stores are handled invisibly, the EEI must define if exceptions caused by address misalignment result in a contained trap (allowing software running inside the execution environment to handle the trap) or a fatal trap (terminating execution).

Misaligned accesses are occasionally required when porting legacy code, and help performance on applications when using any form of packed-SIMD extension or handling externally packed data structures. Our rationale for allowing EEIs to choose to support misaligned accesses via the regular load and store instructions is to simplify the addition of misaligned hardware support. One option would have been to disallow misaligned accesses in the base ISA and then provide some separate ISA support for misaligned accesses, either special instructions to help software handle misaligned accesses or a new hardware addressing mode for misaligned accesses. Special instructions are difficult to use, complicate the ISA, and often add new processor state (e.g., SPARC VIS align address offset register) or complicate access to existing processor state (e.g., MIPS LWL/LWR partial register writes). In addition, for loop-oriented packed-SIMD code, the extra overhead when operands are misaligned motivates software to provide multiple forms of loop depending on operand alignment, which complicates code generation and adds to loop startup overhead. New misaligned hardware addressing modes take considerable space in the instruction encoding or require very simplified addressing modes (e.g., register indirect only).

Even when misaligned loads and stores complete successfully, these accesses might run extremely slowly depending on the implementation (e.g., when implemented via an invisible trap). Furthermore, whereas naturally aligned loads and stores are guaranteed to execute atomically, misaligned loads and stores might not, and hence require additional synchronization to ensure atomicity.

We do not mandate atomicity for misaligned accesses so execution environment implementations can use an invisible machine trap and a software handler to handle some or all misaligned accesses. If hardware misaligned support is provided, software can exploit this by simply using regular load and store instructions. Hardware can then automatically optimize accesses depending on whether runtime addresses are aligned.

RV32I Base Integer Instruction Set

| RV 321 Dase Title | ger Instruction Se |             |              |
|-------------------|--------------------|-------------|--------------|
|                   | Source             | Destination | Accumulating |
|                   | Registers          | Registers   | CSRs         |
| LUI               |                    | rd          |              |
| AUIPC             |                    | rd          |              |
| JAL               |                    | rd          |              |
| JALR <sup>†</sup> | rs1                | rd          |              |
| BEQ               | rs1, rs2           |             |              |
| BNE               | rs1, rs2           |             |              |
| BLT               | rs1, rs2           |             |              |
| BGE               | rs1, rs2           |             |              |
| BLTU              | rs1, rs2           |             |              |
| BGEU              | rs1, rs2           |             |              |
| $LB^{\dagger}$    | $rs1^A$            | rd          |              |
| LH <sup>†</sup>   | $rs1^A$            | rd          |              |
| LW <sup>†</sup>   | $rs1^A$            | rd          |              |
| LBU <sup>†</sup>  | $rs1^A$            | rd          |              |
| LHU <sup>†</sup>  | $rs1^A$            | rd          |              |
| SB                | $rs1^A$ , $rs2^D$  |             |              |
| SH                | $rs1^A$ , $rs2^D$  |             |              |
| SW                | $rs1^A$ , $rs2^D$  |             |              |
| ADDI              | rs1                | rd          |              |
| SLTI              | rs1                | rd          |              |
| SLTIU             | rs1                | rd          |              |
| XORI              | rs1                | rd          |              |
| ORI               | rs1                | rd          |              |
| ANDI              | rs1                | rd          |              |
| SLLI              | rs1                | rd          |              |
| SRLI              | rs1                | rd          |              |
| SRAI              | rs1                | rd          |              |
| ADD               | rs1, rs2           | rd          |              |
| SUB               | rs1, rs2           | rd          |              |
| SLL               | rs1, rs2           | rd          |              |
| SLT               | rs1, rs2           | rd          |              |
| SLTU              | rs1, rs2           | rd          |              |
| XOR               | rs1, rs2           | rd          |              |
| SRL               | rs1, rs2           | rd          |              |
| SRA               | rs1, rs2           | rd          |              |
| OR                | rs1, rs2           | rd          |              |
| AND               | rs1, rs2           | rd          |              |
| FENCE             | -                  |             |              |
| FENCE.I           |                    |             |              |
| ECALL             |                    |             |              |
| EBREAK            |                    |             |              |
|                   |                    |             |              |

## Chapter 25

## RV32/64G Instruction Set Listings

One goal of the RISC-V project is that it be used as a stable software development target. For this purpose, we define a combination of a base ISA (RV32I or RV64I) plus selected standard extensions (IMAFD, Zicsr, Zifencei) as a "general-purpose" ISA, and we use the abbreviation G for the IMAFDZicsr\_Zifencei combination of instruction-set extensions. This chapter presents opcode maps and instruction-set listings for RV32G and RV64G.

| inst[4:2] | 000    | 001      | 010      | 011      | 100    | 101      | 110            | 111        |
|-----------|--------|----------|----------|----------|--------|----------|----------------|------------|
| inst[6:5] |        |          |          |          |        |          |                | (> 32b)    |
| 00        | LOAD   | LOAD-FP  | custom-0 | MISC-MEM | OP-IMM | AUIPC    | OP-IMM-32      | 48b        |
| 01        | STORE  | STORE-FP | custom-1 | AMO      | OP     | LUI      | OP-32          | 64b        |
| 10        | MADD   | MSUB     | NMSUB    | NMADD    | OP-FP  | reserved | custom-2/rv128 | 48b        |
| 11        | BRANCH | JALR     | reserved | JAL      | SYSTEM | reserved | custom-3/rv128 | $\geq 80b$ |

Table 25.1: RISC-V base opcode map, inst[1:0]=11

Table 25.1 shows a map of the major opcodes for RVG. Major opcodes with 3 or more lower bits set are reserved for instruction lengths greater than 32 bits. Opcodes marked as reserved should be avoided for custom instruction-set extensions as they might be used by future standard extensions. Major opcodes marked as custom-0 and custom-1 will be avoided by future standard extensions and are recommended for use by custom instruction-set extensions within the base 32-bit instruction format. The opcodes marked custom-2/rv128 and custom-3/rv128 are reserved for future use by RV128, but will otherwise be avoided for standard extensions and so can also be used for custom instruction-set extensions in RV32 and RV64.

We believe RV32G and RV64G provide simple but complete instruction sets for a broad range of general-purpose computing. The optional compressed instruction set described in Chapter 16 can be added (forming RV32GC and RV64GC) to improve performance, code size, and energy efficiency, though with some additional hardware complexity.

As we move beyond IMAFDC into further instruction-set extensions, the added instructions tend to be more domain-specific and only provide benefits to a restricted class of applications, e.g., for multimedia or security. Unlike most commercial ISAs, the RISC-V ISA design clearly separates the base ISA and broadly applicable standard extensions from these more specialized additions. Chapter 27 has a more extensive discussion of ways to add extensions to the RISC-V ISA.

| 31               | 27       | 26       | 25   | 24 |       | 20   | 19    | 15 | 14  | 12  | 11   | 7       | 6   | 0    |        |
|------------------|----------|----------|------|----|-------|------|-------|----|-----|-----|------|---------|-----|------|--------|
|                  | funct7   |          |      |    | rs2   |      | rs    | 1  | fun | ct3 | 1    | rd      | opo | code | R-type |
|                  | in       | nm[      | 11:0 | )] |       |      | rs    | 1  | fun | ct3 | 1    | rd      | ope | code | I-type |
|                  | imm[11:5 | <u>[</u> |      |    | rs2   |      | rs    | 1  | fun | ct3 | imn  | n[4:0]  | opo | code | S-type |
| i                | mm[12 10 | :5]      |      |    | rs2   |      | rs    | 1  | fun | ct3 | imm[ | 4:1 11] | opo | code | B-type |
|                  |          |          |      | im | m[31: | 12]  |       |    |     |     | 1    | rd      | opo | code | U-type |
| imm[20 10:1 11 1 |          |          |      |    |       | 1 19 | 9:12] |    |     |     | 1    | rd      | opo | code | J-type |

## RV32I Base Instruction Set

| imm[31:12]            |            |       | $^{\mathrm{rd}}$ | 0110111             | LUI     |        |
|-----------------------|------------|-------|------------------|---------------------|---------|--------|
|                       | imm[31:12] |       |                  | $^{\mathrm{rd}}$    | 0010111 | AUIPC  |
| imm[20 10:1 11 19:12] |            |       | $^{\mathrm{rd}}$ | 1101111             | JAL     |        |
| imm[11:0]             |            | rs1   | 000              | $\operatorname{rd}$ | 1100111 | JALR   |
| imm[12 10:5]          | rs2        | rs1   | 000              | imm[4:1 11]         | 1100011 | BEQ    |
| imm[12 10:5]          | rs2        | rs1   | 001              | imm[4:1 11]         | 1100011 | BNE    |
| imm[12 10:5]          | rs2        | rs1   | 100              | imm[4:1 11]         | 1100011 | BLT    |
| imm[12 10:5]          | rs2        | rs1   | 101              | imm[4:1 11]         | 1100011 | BGE    |
| imm[12 10:5]          | rs2        | rs1   | 110              | imm[4:1 11]         | 1100011 | BLTU   |
| imm[12 10:5]          | rs2        | rs1   | 111              | imm[4:1 11]         | 1100011 | BGEU   |
| imm[11:0              | 0]         | rs1   | 000              | rd                  | 0000011 | LB     |
| imm[11:0              | 0]         | rs1   | 001              | rd                  | 0000011 | LH     |
| imm[11:0              | 0]         | rs1   | 010              | rd                  | 0000011 | LW     |
| imm[11:0              | 0]         | rs1   | 100              | $\operatorname{rd}$ | 0000011 | LBU    |
| imm[11:0              | 0]         | rs1   | 101              | rd                  | 0000011 | LHU    |
| imm[11:5]             | rs2        | rs1   | 000              | imm[4:0]            | 0100011 | SB     |
| imm[11:5]             | rs2        | rs1   | 001              | imm[4:0]            | 0100011 | SH     |
| imm[11:5]             | rs2        | rs1   | 010              | imm[4:0]            | 0100011 | SW     |
| imm[11:0              | 0]         | rs1   | 000              | $_{ m rd}$          | 0010011 | ADDI   |
| imm[11:0              | 0]         | rs1   | 010              | $\operatorname{rd}$ | 0010011 | SLTI   |
| imm[11:0]             |            | rs1   | 011              | $\operatorname{rd}$ | 0010011 | SLTIU  |
| imm[11:0              |            | rs1   | 100              | $^{\mathrm{rd}}$    | 0010011 | XORI   |
| imm[11:0              | 0]         | rs1   | 110              | $\operatorname{rd}$ | 0010011 | ORI    |
| imm[11:0              | 0]         | rs1   | 111              | rd                  | 0010011 | ANDI   |
| 0000000               | shamt      | rs1   | 001              | $\operatorname{rd}$ | 0010011 | SLLI   |
| 0000000               | shamt      | rs1   | 101              | $_{ m rd}$          | 0010011 | SRLI   |
| 0100000               | shamt      | rs1   | 101              | $\operatorname{rd}$ | 0010011 | SRAI   |
| 0000000               | rs2        | rs1   | 000              | $^{\mathrm{rd}}$    | 0110011 | ADD    |
| 0100000               | rs2        | rs1   | 000              | $\operatorname{rd}$ | 0110011 | SUB    |
| 0000000               | rs2        | rs1   | 001              | $^{\mathrm{rd}}$    | 0110011 | SLL    |
| 0000000               | rs2        | rs1   | 010              | $\operatorname{rd}$ | 0110011 | SLT    |
| 0000000               | rs2        | rs1   | 011              | $\operatorname{rd}$ | 0110011 | SLTU   |
| 0000000               | rs2        | rs1   | 100              | $\operatorname{rd}$ | 0110011 | XOR    |
| 0000000               | rs2        | rs1   | 101              | $_{ m rd}$          | 0110011 | SRL    |
| 0100000               | rs2        | rs1   | 101              | $_{ m rd}$          | 0110011 | SRA    |
| 0000000               | rs2        | rs1   | 110              | rd                  | 0110011 | OR     |
| 0000000               | rs2        | rs1   | 111              | $_{\mathrm{rd}}$    | 0110011 | AND    |
| fm pre                |            | rs1   | 000              | $_{\mathrm{rd}}$    | 0001111 | FENCE  |
| 000000000             |            | 00000 | 000              | 00000               | 1110011 | ECALL  |
| 000000000             | 001        | 00000 | 000              | 00000               | 1110011 | EBREAK |

# RISC-V Assembly Programmer's Handbook

This chapter is a placeholder for an assembly programmer's manual.

Table 26.1 lists the assembler mnemonics for the x and f registers and their role in the first standard calling convention.

| Register | ABI Name | Description                       | Saver  |
|----------|----------|-----------------------------------|--------|
| x0       | zero     | Hard-wired zero                   | _      |
| x1       | ra       | Return address                    | Caller |
| x2       | sp       | Stack pointer                     | Callee |
| х3       | gp       | Global pointer                    | _      |
| x4       | tp       | Thread pointer                    |        |
| x5       | t0       | Temporary/alternate link register | Caller |
| x6-7     | t1-2     | Temporaries                       | Caller |
| x8       | s0/fp    | Saved register/frame pointer      | Callee |
| x9       | s1       | Saved register                    | Callee |
| x10-11   | a0-1     | Function arguments/return values  | Caller |
| x12-17   | a2-7     | Function arguments                | Caller |
| x18-27   | s2-11    | Saved registers                   | Callee |
| x28-31   | t3-6     | Temporaries                       | Caller |
| f0-7     | ft0-7    | FP temporaries                    | Caller |
| f8-9     | fs0-1    | FP saved registers                | Callee |
| f10-11   | fa0-1    | FP arguments/return values        | Caller |
| f12-17   | fa2-7    | FP arguments                      | Caller |
| f18-27   | fs2-11   | FP saved registers                | Callee |
| f28-31   | ft8-11   | FP temporaries                    | Caller |

Table 26.1: Assembler mnemonics for RISC-V integer and floating-point registers, and their role in the first standard calling convention.

| pseudoinstruction             | Base Instruction(s)                      | Meaning                          |
|-------------------------------|------------------------------------------|----------------------------------|
| la rd, symbol (non-PIC)       | auipc rd, delta $[31:12]$ + delta $[11]$ | Load absolute address,           |
|                               | addi rd, rd, delta[11:0]                 | where $delta = symbol - pc$      |
| la rd, symbol (PIC)           | auipc rd, delta $[31:12]$ + delta $[11]$ | Load absolute address,           |
|                               | $1\{w d\}$ rd, rd, delta[11:0]           | where $delta = GOT[symbol] - pc$ |
| lla rd, symbol                | auipc rd, $delta[31:12] + delta[11]$     | Load local address,              |
|                               | addi rd, rd, delta[11:0]                 | where $delta = symbol - pc$      |
| $1\{b h w d\}$ rd, symbol     | auipc rd, delta $[31:12]$ + delta $[11]$ | Load global                      |
|                               | $1\{b h w d\}$ rd, delta[11:0](rd)       |                                  |
| $s\{b h w d\}$ rd, symbol, rt | auipc rt, $delta[31:12] + delta[11]$     | Store global                     |
|                               | $s\{b h w d\}$ rd, delta[11:0](rt)       |                                  |
| $fl\{w d\}$ rd, symbol, rt    | auipc rt, $delta[31:12] + delta[11]$     | Floating-point load global       |
|                               | $fl\{w d\}$ rd, delta[11:0](rt)          |                                  |
| $fs\{w d\}$ rd, symbol, rt    | auipc rt, $delta[31:12] + delta[11]$     | Floating-point store global      |
|                               | fs{w d} rd, delta[11:0](rt)              |                                  |

The base instructions use pc-relative addressing, so the linker subtracts pc from symbol to get delta. The linker adds delta[11] to the 20-bit high part, counteracting sign extension of the 12-bit low part.

| nop                 | addi x0, x0, 0      | No operation                    |
|---------------------|---------------------|---------------------------------|
| li rd, immediate    | Myriad sequences    | Load immediate                  |
| ,                   | -                   |                                 |
| mv rd, rs           | addi rd, rs, 0      | Copy register                   |
| not rd, rs          | xori rd, rs, -1     | One's complement                |
| neg rd, rs          | sub rd, x0, rs      | Two's complement                |
| negw rd, rs         | subw rd, x0, rs     | Two's complement word           |
| sext.w rd, rs       | addiw rd, rs, 0     | Sign extend word                |
| seqz rd, rs         | sltiu rd, rs, 1     | Set if $=$ zero                 |
| snez rd, rs         | sltu rd, x0, rs     | Set if $\neq$ zero              |
| sltz rd, rs         | slt rd, rs, x0      | Set if $<$ zero                 |
| sgtz rd, rs         | slt rd, x0, rs      | Set if $>$ zero                 |
| fmv.s rd, rs        | fsgnj.s rd, rs, rs  | Copy single-precision register  |
| fabs.s rd, rs       | fsgnjx.s rd, rs, rs | Single-precision absolute value |
| fneg.s rd, rs       | fsgnjn.s rd, rs, rs | Single-precision negate         |
| fmv.d rd, rs        | fsgnj.d rd, rs, rs  | Copy double-precision register  |
| fabs.d rd, rs       | fsgnjx.d rd, rs, rs | Double-precision absolute value |
| fneg.d rd, rs       | fsgnjn.d rd, rs, rs | Double-precision negate         |
| beqz rs, offset     | beq rs, x0, offset  | Branch if $=$ zero              |
| bnez rs, offset     | bne rs, x0, offset  | Branch if $\neq$ zero           |
| blez rs, offset     | bge x0, rs, offset  | Branch if $\leq$ zero           |
| bgez rs, offset     | bge rs, x0, offset  | Branch if $\geq$ zero           |
| bltz rs, offset     | blt rs, x0, offset  | Branch if $<$ zero              |
| bgtz rs, offset     | blt x0, rs, offset  | Branch if $>$ zero              |
| bgt rs, rt, offset  | blt rt, rs, offset  | Branch if >                     |
| ble rs, rt, offset  | bge rt, rs, offset  | Branch if $\leq$                |
| bgtu rs, rt, offset | bltu rt, rs, offset | Branch if $>$ , unsigned        |
| bleu rs, rt, offset | bgeu rt, rs, offset | Branch if $\leq$ , unsigned     |

Table 26.2: RISC-V pseudoinstructions.

| Pocudomonacion  | Date Histraction                     | 11100111118                       |
|-----------------|--------------------------------------|-----------------------------------|
| j offset        | jal x0, offset                       | Jump                              |
| jal offset      | jal x1, offset                       | Jump and link                     |
| jr rs           | jalr x0, 0(rs)                       | Jump register                     |
| jalr rs         | jalr x1, 0(rs)                       | Jump and link register            |
| ret             | jalr x0, 0(x1)                       | Return from subroutine            |
| call offset     | auipc x1, offset[31:12] + offset[11] | Call far-away subroutine          |
|                 | jalr x1, offset[11:0](x1)            |                                   |
| tail offset     | auipc x6, offset[31:12] + offset[11] | Tail call far-away subroutine     |
|                 | jalr x0, offset[11:0](x6)            |                                   |
| fence           | fence iorw, iorw                     | Fence on all memory and I/O       |
| rdinstret[h] rd | csrrs rd, instret[h], x0             | Read instructions-retired counter |
| rdcycle[h] rd   | csrrs rd, cycle[h], x0               | Read cycle counter                |
| rdtime[h] rd    | csrrs rd, time[h], x0                | Read real-time clock              |
| csrr rd, csr    | csrrs rd, csr, x0                    | Read CSR                          |
| csrw csr, rs    | csrrw x0, csr, rs                    | Write CSR                         |
| csrs csr, rs    | csrrs x0, csr, rs                    | Set bits in CSR                   |
| csrc csr, rs    | csrrc x0, csr, rs                    | Clear bits in CSR                 |
| csrwi csr, imm  | csrrwi x0, csr, imm                  | Write CSR, immediate              |
| csrsi csr, imm  | csrrsi x0, csr, imm                  | Set bits in CSR, immediate        |
| csrci csr, imm  | csrrci x0, csr, imm                  | Clear bits in CSR, immediate      |
| frcsr rd        | csrrs rd, fcsr, x0                   | Read FP control/status register   |
| fscsr rd, rs    | csrrw rd, fcsr, rs                   | Swap FP control/status register   |
| fscsr rs        | csrrw x0, fcsr, rs                   | Write FP control/status register  |
| frrm rd         | csrrs rd, frm, x0                    | Read FP rounding mode             |
| fsrm rd, rs     | csrrw rd, frm, rs                    | Swap FP rounding mode             |
| fsrm rs         | csrrw x0, frm, rs                    | Write FP rounding mode            |
| frflags rd      | csrrs rd, fflags, x0                 | Read FP exception flags           |
| fsflags rd, rs  | csrrw rd, fflags, rs                 | Swap FP exception flags           |
| fsflags rs      | csrrw x0, fflags, rs                 | Write FP exception flags          |

Meaning

pseudoinstruction Base Instruction

Table 26.3: RISC-V pseudoinstructions.